Logo des Repositoriums
 

Proximity Scheme for Instruction Caches in Tiled CMP Architectures

dc.contributor.authorAlawneh, Tareq
dc.contributor.authorChi, Chi Ching
dc.contributor.authorElhossini, Ahmed
dc.contributor.authorJuurlink, Ben
dc.date.accessioned2017-06-29T14:30:51Z
dc.date.available2017-06-29T14:30:51Z
dc.date.issued2015
dc.description.abstractRecent research results show that there is a high degree of code sharing between cores in multi-core architectures. In this paper we propose a proximity scheme for the instruction caches, a scheme in which the shared code blocks among the neighbouring L2 caches in tiled multi-core architectures are exploited to reduce the average cache miss penalty and the on-chip network traffic. We evaluate the proposed proximity scheme for instruction caches using a full-system simulator running an n-core tiled CMP. The experimental results reveal a significant execution time improvement of up to 91.4% for microbenchmarks whose instruction footprint does not fit in the private L2 cache. For real applications from the PARSEC benchmarks suite, the proposed scheme results in speedups of up to 8%.en
dc.identifier.pissn0177-0454
dc.language.isoen
dc.publisherGesellschaft für Informatik e.V., Fachgruppe PARS
dc.relation.ispartofPARS-Mitteilungen: Vol. 32, Nr. 1
dc.titleProximity Scheme for Instruction Caches in Tiled CMP Architecturesen
dc.typeText/Journal Article
gi.citation.publisherPlaceBerlin

Dateien

Originalbündel
1 - 1 von 1
Lade...
Vorschaubild
Name:
paper03.pdf
Größe:
999.65 KB
Format:
Adobe Portable Document Format