Logo des Repositoriums
 

Reducing Power Consumption in Fault Tolerant ASICs

dc.contributor.authorKrstic, Milos
dc.contributor.editorCunningham, Douglas W.
dc.contributor.editorHofstedt, Petra
dc.contributor.editorMeer, Klaus
dc.contributor.editorSchmitt, Ingo
dc.date.accessioned2017-06-30T08:14:53Z
dc.date.available2017-06-30T08:14:53Z
dc.date.issued2015
dc.description.abstractFault tolerance techniques have been traditionally used for specific applications such as space, avionic, or nuclear where the reliability is of utmost importance. Moreover, nowadays the reliability of nanoscale CMOS processes is reduced, and the power optimization goes beyond the standard worst-case boundaries. As a consequence, fault tolerance became the important factor also for the main stream industry. Handling faults is connected with some sort of redundancy either in hardware, timing, information, or by combination of previously defined methods. The immediate consequence of the redundancy is increased power consumption. As an example, the traditional N-modular redundancy techniques, such as TMR (triple modular redundancy) end up in the power overhead of about 300-400\% of original non-protected system. In order to limit the overhead the additional methods and techniques need to be applied. In this presentation the relevant state-of-the-art methods for reducing power consumption in fault tolerant chips will be presented. This will include the global overview of the traditional methods (such as improvements of TMR/DMR schemes) and novel methods for low-power ASICs (such as RAZOR). Moreover, the methods at different abstraction layers proposed at IHP for handling the power optimization in fault-tolerant ASICs will be presented. At the RTL level, selective fault tolerance can be applied limiting overhead by 50\% with still protecting 20\% of the inputs. Additionally, for the memories the overhead can be reduced by utilizing specific error correction codes. Finally, the fault tolerance can be introduced on application demand, dramatically reducing the power consumption when it is not needed. This can be performed on the pipeline level or even at the level of multi-processors. Such an example will be shown and IHP's FMP adaptive multi-core platform will be presented.en
dc.identifier.isbn978-3-88579-640-4
dc.identifier.pissn1617-5468
dc.language.isoen
dc.publisherGesellschaft für Informatik e.V.
dc.relation.ispartofINFORMATIK 2015
dc.relation.ispartofseriesLecture Notes in Informatics (LNI) - Proceedings, Volume P-246
dc.titleReducing Power Consumption in Fault Tolerant ASICsen
dc.typeText/Conference Paper
gi.citation.endPage1381
gi.citation.publisherPlaceBonn
gi.citation.startPage1381
gi.conference.date28. September - 2. Oktober 2015
gi.conference.locationCottbus

Dateien

Originalbündel
1 - 1 von 1
Lade...
Vorschaubild
Name:
1381.pdf
Größe:
43.5 KB
Format:
Adobe Portable Document Format