Logo des Repositoriums
 

Optimization potential of CMOS power by wire spacing

dc.contributor.authorZuber, Paul
dc.contributor.authorMüller, Florian Helmut
dc.contributor.authorStechele, Walter
dc.contributor.editorCremers, Armin B.
dc.contributor.editorManthey, Rainer
dc.contributor.editorMartini, Peter
dc.contributor.editorSteinhage, Volker
dc.date.accessioned2019-10-11T07:41:21Z
dc.date.available2019-10-11T07:41:21Z
dc.date.issued2005
dc.description.abstractIn this work, we identify the power-optimal wire spacing as a geometric program. Its solution is a vector of individual distances between the wires. To quantify the optimization potential by this method we model the output of a grid based router with a set of parallel wires. A comparison of the power values before and after geometric optimization shows that the optimization potential lies well in the two digit percent zone for a representative circuit model in a 130nm process.en
dc.identifier.isbn3-88579-396-2
dc.identifier.pissn1617-5468
dc.identifier.urihttps://dl.gi.de/handle/20.500.12116/28057
dc.language.isoen
dc.publisherGesellschaft für Informatik e.V.
dc.relation.ispartofInformatk 2005. Informatik Live! Band 1
dc.relation.ispartofseriesLecture Notes in Informatics (LNI) - Proceedings, Volume P-67
dc.titleOptimization potential of CMOS power by wire spacingen
dc.typeText/Conference Paper
gi.citation.endPage348
gi.citation.publisherPlaceBonn
gi.citation.startPage344
gi.conference.date19.-22. September 2005
gi.conference.locationBonn
gi.conference.sessiontitleRegular Research Papers

Dateien

Originalbündel
1 - 1 von 1
Lade...
Vorschaubild
Name:
GI-Proceedings.67-77.pdf
Größe:
728.87 KB
Format:
Adobe Portable Document Format