GI LogoGI Logo
  • Login
Digital Library
    • All of DSpace

      • Communities & Collections
      • Titles
      • Authors
      • By Issue Date
      • Subjects
    • This Collection

      • Titles
      • Authors
      • By Issue Date
      • Subjects
Digital Library Gesellschaft für Informatik e.V.
GI-DL
    • English
    • Deutsch
  • English 
    • English
    • Deutsch
View Item 
  •   DSpace Home
  • Lecture Notes in Informatics
  • Proceedings
  • P124 - 9th Workshop on Parallel Systems and Algorythms
  • View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.
  •   DSpace Home
  • Lecture Notes in Informatics
  • Proceedings
  • P124 - 9th Workshop on Parallel Systems and Algorythms
  • View Item

SDVMR: A Scalable Firmware for FPGA-based Multi-Core Systems-on-Chip

Author:
Hofmann, Andreas [DBLP] ;
Waldschmidt, Klaus [DBLP]
Abstract
As the main scope of mobile embedded systems shifts from control to data processing tasks high performance demand and limited energy budgets are often seen conflicting design goals. Heterogeneous, adaptive multicore systems are one approach to meet these challenges. Thus, the importance of multicore FPGAs as an implementation platform steadily grows. However, efficient exploitation of parallelism and dynamic runtime reconfiguration poses new challenges for application software developement. In this paper the implementation of a virtualization layer between applica- tions and the multicore FPGA is described. This virtualization allows a transparent runtime-reconfiguration of the underlying system for adaption to changing system environments. The parallel application does not see the underlying, even heterogeneous multicore system. Many of the requirements for an adaptive FPGA-realization are met by the SDVM, the scalable dataflow-driven virtual machine. This paper describes the concept of the FPGA firmware based on a reimplementation and adaptation of the SDVM.
  • Citation
  • BibTeX
Hofmann, A. & Waldschmidt, K., (2008). SDVMR: A Scalable Firmware for FPGA-based Multi-Core Systems-on-Chip. In: Nagel, W. E., Hoffmann, R. & Koch, A. (Hrsg.), 9th workshop on parallel systems and algorithms – workshop of the GI/ITG special interest groups PARS and PARVA. Bonn: Gesellschaft für Informatik e. V.. (S. 49-58).
@inproceedings{mci/Hofmann2008,
author = {Hofmann, Andreas AND Waldschmidt, Klaus},
title = {SDVMR: A Scalable Firmware for FPGA-based Multi-Core Systems-on-Chip},
booktitle = {9th workshop on parallel systems and algorithms – workshop of the GI/ITG special interest groups PARS and PARVA},
year = {2008},
editor = {Nagel, Wolfgang E. AND Hoffmann, Rolf AND Koch, Andreas} ,
pages = { 49-58 },
publisher = {Gesellschaft für Informatik e. V.},
address = {Bonn}
}
DateienGroesseFormatAnzeige
49.pdf142.8Kb PDF View/Open

Haben Sie fehlerhafte Angaben entdeckt? Sagen Sie uns Bescheid: Send Feedback

More Info

ISBN: 978-3-88579-218-5
ISSN: 1617-5468
xmlui.MetaDataDisplay.field.date: 2008
Language: en (en)
Content Type: Text/Conference Paper
Collections
  • P124 - 9th Workshop on Parallel Systems and Algorythms [12]

Show full item record


About uns | FAQ | Help | Imprint | Datenschutz

Gesellschaft für Informatik e.V. (GI), Kontakt: Geschäftsstelle der GI
Diese Digital Library basiert auf DSpace.

 

 


About uns | FAQ | Help | Imprint | Datenschutz

Gesellschaft für Informatik e.V. (GI), Kontakt: Geschäftsstelle der GI
Diese Digital Library basiert auf DSpace.